Pulse Suppression Technique for Mitigating Digital Clock Noise
No Thumbnail Available
Date
2014
Authors
Journal Title
Journal ISSN
Volume Title
Publisher
Springer Birkhauser
Open Access Color
OpenAIRE Downloads
OpenAIRE Views
Abstract
A practical digital clock noise mitigation technique based on pulse removal is presented. Clock frequency is increased to generate an excess pulse, which is removed in order to match the number of pulses in an average time frame. The location of the excess pulse is selected as the same time point or randomly selected in every time frame. Mathematical analyses are presented for both methods. The circuit is implemented using a state machine on a FPGA. Measurement results indicate more than 40 dB improvement on the digital noise level within a band of interest.
Description
KELLECI, BURAK/0000-0002-0961-1153
ORCID
Keywords
Digital clock noise, Interferer, Aggressor, Victim, Pulse suppression, Clock noise
Turkish CoHE Thesis Center URL
Fields of Science
Citation
WoS Q
Q3
Scopus Q
Q2
Source
Volume
33
Issue
5
Start Page
1325
End Page
1336